Alert button
Picture for Xiaobo Sharon Hu

Xiaobo Sharon Hu

Alert button

Compute-in-Memory based Neural Network Accelerators for Safety-Critical Systems: Worst-Case Scenarios and Protections

Add code
Bookmark button
Alert button
Dec 11, 2023
Zheyu Yan, Xiaobo Sharon Hu, Yiyu Shi

Viaarxiv icon

Improving Realistic Worst-Case Performance of NVCiM DNN Accelerators through Training with Right-Censored Gaussian Noise

Add code
Bookmark button
Alert button
Jul 29, 2023
Zheyu Yan, Yifan Qin, Wujie Wen, Xiaobo Sharon Hu, Yiyu Shi

Viaarxiv icon

On the Viability of using LLMs for SW/HW Co-Design: An Example in Designing CiM DNN Accelerators

Add code
Bookmark button
Alert button
Jun 12, 2023
Zheyu Yan, Yifan Qin, Xiaobo Sharon Hu, Yiyu Shi

Figure 1 for On the Viability of using LLMs for SW/HW Co-Design: An Example in Designing CiM DNN Accelerators
Figure 2 for On the Viability of using LLMs for SW/HW Co-Design: An Example in Designing CiM DNN Accelerators
Figure 3 for On the Viability of using LLMs for SW/HW Co-Design: An Example in Designing CiM DNN Accelerators
Figure 4 for On the Viability of using LLMs for SW/HW Co-Design: An Example in Designing CiM DNN Accelerators
Viaarxiv icon

Negative Feedback Training: A Novel Concept to Improve Robustness of NVCiM DNN Accelerators

Add code
Bookmark button
Alert button
May 23, 2023
Yifan Qin, Zheyu Yan, Wujie Wen, Xiaobo Sharon Hu, Yiyu Shi

Figure 1 for Negative Feedback Training: A Novel Concept to Improve Robustness of NVCiM DNN Accelerators
Figure 2 for Negative Feedback Training: A Novel Concept to Improve Robustness of NVCiM DNN Accelerators
Figure 3 for Negative Feedback Training: A Novel Concept to Improve Robustness of NVCiM DNN Accelerators
Figure 4 for Negative Feedback Training: A Novel Concept to Improve Robustness of NVCiM DNN Accelerators
Viaarxiv icon

ApproxTrain: Fast Simulation of Approximate Multipliers for DNN Training and Inference

Add code
Bookmark button
Alert button
Sep 13, 2022
Jing Gong, Hassaan Saadat, Hasindu Gamaarachchi, Haris Javaid, Xiaobo Sharon Hu, Sri Parameswaran

Figure 1 for ApproxTrain: Fast Simulation of Approximate Multipliers for DNN Training and Inference
Figure 2 for ApproxTrain: Fast Simulation of Approximate Multipliers for DNN Training and Inference
Figure 3 for ApproxTrain: Fast Simulation of Approximate Multipliers for DNN Training and Inference
Figure 4 for ApproxTrain: Fast Simulation of Approximate Multipliers for DNN Training and Inference
Viaarxiv icon

Computing-In-Memory Neural Network Accelerators for Safety-Critical Systems: Can Small Device Variations Be Disastrous?

Add code
Bookmark button
Alert button
Jul 15, 2022
Zheyu Yan, Xiaobo Sharon Hu, Yiyu Shi

Figure 1 for Computing-In-Memory Neural Network Accelerators for Safety-Critical Systems: Can Small Device Variations Be Disastrous?
Figure 2 for Computing-In-Memory Neural Network Accelerators for Safety-Critical Systems: Can Small Device Variations Be Disastrous?
Figure 3 for Computing-In-Memory Neural Network Accelerators for Safety-Critical Systems: Can Small Device Variations Be Disastrous?
Figure 4 for Computing-In-Memory Neural Network Accelerators for Safety-Critical Systems: Can Small Device Variations Be Disastrous?
Viaarxiv icon

SWIM: Selective Write-Verify for Computing-in-Memory Neural Accelerators

Add code
Bookmark button
Alert button
Feb 17, 2022
Zheyu Yan, Xiaobo Sharon Hu, Yiyu Shi

Figure 1 for SWIM: Selective Write-Verify for Computing-in-Memory Neural Accelerators
Figure 2 for SWIM: Selective Write-Verify for Computing-in-Memory Neural Accelerators
Figure 3 for SWIM: Selective Write-Verify for Computing-in-Memory Neural Accelerators
Viaarxiv icon

Deep Random Forest with Ferroelectric Analog Content Addressable Memory

Add code
Bookmark button
Alert button
Oct 06, 2021
Xunzhao Yin, Franz Müller, Ann Franchesca Laguna, Chao Li, Wenwen Ye, Qingrong Huang, Qinming Zhang, Zhiguo Shi, Maximilian Lederer, Nellie Laleni, Shan Deng, Zijian Zhao, Michael Niemier, Xiaobo Sharon Hu, Cheng Zhuo, Thomas Kämpfe, Kai Ni

Figure 1 for Deep Random Forest with Ferroelectric Analog Content Addressable Memory
Figure 2 for Deep Random Forest with Ferroelectric Analog Content Addressable Memory
Figure 3 for Deep Random Forest with Ferroelectric Analog Content Addressable Memory
Figure 4 for Deep Random Forest with Ferroelectric Analog Content Addressable Memory
Viaarxiv icon

RADARS: Memory Efficient Reinforcement Learning Aided Differentiable Neural Architecture Search

Add code
Bookmark button
Alert button
Sep 13, 2021
Zheyu Yan, Weiwen Jiang, Xiaobo Sharon Hu, Yiyu Shi

Figure 1 for RADARS: Memory Efficient Reinforcement Learning Aided Differentiable Neural Architecture Search
Figure 2 for RADARS: Memory Efficient Reinforcement Learning Aided Differentiable Neural Architecture Search
Figure 3 for RADARS: Memory Efficient Reinforcement Learning Aided Differentiable Neural Architecture Search
Figure 4 for RADARS: Memory Efficient Reinforcement Learning Aided Differentiable Neural Architecture Search
Viaarxiv icon