Alert button
Picture for Shimeng Yu

Shimeng Yu

Alert button

Towards Reverse-Engineering the Brain: Brain-Derived Neuromorphic Computing Approach with Photonic, Electronic, and Ionic Dynamicity in 3D integrated circuits

Add code
Bookmark button
Alert button
Mar 28, 2024
S. J. Ben Yoo, Luis El-Srouji, Suman Datta, Shimeng Yu, Jean Anne Incorvia, Alberto Salleo, Volker Sorger, Juejun Hu, Lionel C Kimerling, Kristofer Bouchard, Joy Geng, Rishidev Chaudhuri, Charan Ranganath, Randall O'Reilly

Viaarxiv icon

A wearable sensor vest for social humanoid robots with GPGPU, IoT, and modular software architecture

Add code
Bookmark button
Alert button
Jan 06, 2022
Mohsen Jafarzadeh, Stephen Brooks, Shimeng Yu, Balakrishnan Prabhakaran, Yonas Tadesse

Figure 1 for A wearable sensor vest for social humanoid robots with GPGPU, IoT, and modular software architecture
Figure 2 for A wearable sensor vest for social humanoid robots with GPGPU, IoT, and modular software architecture
Figure 3 for A wearable sensor vest for social humanoid robots with GPGPU, IoT, and modular software architecture
Figure 4 for A wearable sensor vest for social humanoid robots with GPGPU, IoT, and modular software architecture
Viaarxiv icon

Mitigating Adversarial Attack for Compute-in-Memory Accelerator Utilizing On-chip Finetune

Add code
Bookmark button
Alert button
Apr 13, 2021
Shanshi Huang, Hongwu Jiang, Shimeng Yu

Figure 1 for Mitigating Adversarial Attack for Compute-in-Memory Accelerator Utilizing On-chip Finetune
Figure 2 for Mitigating Adversarial Attack for Compute-in-Memory Accelerator Utilizing On-chip Finetune
Figure 3 for Mitigating Adversarial Attack for Compute-in-Memory Accelerator Utilizing On-chip Finetune
Figure 4 for Mitigating Adversarial Attack for Compute-in-Memory Accelerator Utilizing On-chip Finetune
Viaarxiv icon

DNN+NeuroSim V2.0: An End-to-End Benchmarking Framework for Compute-in-Memory Accelerators for On-chip Training

Add code
Bookmark button
Alert button
Mar 13, 2020
Xiaochen Peng, Shanshi Huang, Hongwu Jiang, Anni Lu, Shimeng Yu

Figure 1 for DNN+NeuroSim V2.0: An End-to-End Benchmarking Framework for Compute-in-Memory Accelerators for On-chip Training
Figure 2 for DNN+NeuroSim V2.0: An End-to-End Benchmarking Framework for Compute-in-Memory Accelerators for On-chip Training
Figure 3 for DNN+NeuroSim V2.0: An End-to-End Benchmarking Framework for Compute-in-Memory Accelerators for On-chip Training
Figure 4 for DNN+NeuroSim V2.0: An End-to-End Benchmarking Framework for Compute-in-Memory Accelerators for On-chip Training
Viaarxiv icon

High-Throughput In-Memory Computing for Binary Deep Neural Networks with Monolithically Integrated RRAM and 90nm CMOS

Add code
Bookmark button
Alert button
Sep 16, 2019
Shihui Yin, Xiaoyu Sun, Shimeng Yu, Jae-sun Seo

Figure 1 for High-Throughput In-Memory Computing for Binary Deep Neural Networks with Monolithically Integrated RRAM and 90nm CMOS
Figure 2 for High-Throughput In-Memory Computing for Binary Deep Neural Networks with Monolithically Integrated RRAM and 90nm CMOS
Figure 3 for High-Throughput In-Memory Computing for Binary Deep Neural Networks with Monolithically Integrated RRAM and 90nm CMOS
Figure 4 for High-Throughput In-Memory Computing for Binary Deep Neural Networks with Monolithically Integrated RRAM and 90nm CMOS
Viaarxiv icon

Large-Scale Neuromorphic Spiking Array Processors: A quest to mimic the brain

Add code
Bookmark button
Alert button
May 23, 2018
Chetan Singh Thakur, Jamal Molin, Gert Cauwenberghs, Giacomo Indiveri, Kundan Kumar, Ning Qiao, Johannes Schemmel, Runchun Wang, Elisabetta Chicca, Jennifer Olson Hasler, Jae-sun Seo, Shimeng Yu, Yu Cao, André van Schaik, Ralph Etienne-Cummings

Figure 1 for Large-Scale Neuromorphic Spiking Array Processors: A quest to mimic the brain
Figure 2 for Large-Scale Neuromorphic Spiking Array Processors: A quest to mimic the brain
Figure 3 for Large-Scale Neuromorphic Spiking Array Processors: A quest to mimic the brain
Figure 4 for Large-Scale Neuromorphic Spiking Array Processors: A quest to mimic the brain
Viaarxiv icon

Device and System Level Design Considerations for Analog-Non-Volatile-Memory Based Neuromorphic Architectures

Add code
Bookmark button
Alert button
May 06, 2016
Sukru Burc Eryilmaz, Duygu Kuzum, Shimeng Yu, H. -S. Philip Wong

Figure 1 for Device and System Level Design Considerations for Analog-Non-Volatile-Memory Based Neuromorphic Architectures
Figure 2 for Device and System Level Design Considerations for Analog-Non-Volatile-Memory Based Neuromorphic Architectures
Figure 3 for Device and System Level Design Considerations for Analog-Non-Volatile-Memory Based Neuromorphic Architectures
Figure 4 for Device and System Level Design Considerations for Analog-Non-Volatile-Memory Based Neuromorphic Architectures
Viaarxiv icon