Alert button
Picture for Sharad Sinha

Sharad Sinha

Alert button

Joint-YODNet: A Light-weight Object Detector for UAVs to Achieve Above 100fps

Add code
Bookmark button
Alert button
Sep 27, 2023
Vipin Gautam, Shitala Prasad, Sharad Sinha

Viaarxiv icon

AaP-ReID: Improved Attention-Aware Person Re-identification

Add code
Bookmark button
Alert button
Sep 27, 2023
Vipin Gautam, Shitala Prasad, Sharad Sinha

Viaarxiv icon

YOLORe-IDNet: An Efficient Multi-Camera System for Person-Tracking

Add code
Bookmark button
Alert button
Sep 23, 2023
Vipin Gautam, Shitala Prasad, Sharad Sinha

Viaarxiv icon

Hard-ODT: Hardware-Friendly Online Decision Tree Learning Algorithm and System

Add code
Bookmark button
Alert button
Dec 11, 2020
Zhe Lin, Sharad Sinha, Wei Zhang

Figure 1 for Hard-ODT: Hardware-Friendly Online Decision Tree Learning Algorithm and System
Figure 2 for Hard-ODT: Hardware-Friendly Online Decision Tree Learning Algorithm and System
Figure 3 for Hard-ODT: Hardware-Friendly Online Decision Tree Learning Algorithm and System
Figure 4 for Hard-ODT: Hardware-Friendly Online Decision Tree Learning Algorithm and System
Viaarxiv icon

Decision Tree Based Hardware Power Monitoring for Run Time Dynamic Power Management in FPGA

Add code
Bookmark button
Alert button
Sep 03, 2020
Zhe Lin, Wei Zhang, Sharad Sinha

Figure 1 for Decision Tree Based Hardware Power Monitoring for Run Time Dynamic Power Management in FPGA
Figure 2 for Decision Tree Based Hardware Power Monitoring for Run Time Dynamic Power Management in FPGA
Figure 3 for Decision Tree Based Hardware Power Monitoring for Run Time Dynamic Power Management in FPGA
Figure 4 for Decision Tree Based Hardware Power Monitoring for Run Time Dynamic Power Management in FPGA
Viaarxiv icon

An Ensemble Learning Approach for In-situ Monitoring of FPGA Dynamic Power

Add code
Bookmark button
Alert button
Sep 03, 2020
Zhe Lin, Sharad Sinha, Wei Zhang

Figure 1 for An Ensemble Learning Approach for In-situ Monitoring of FPGA Dynamic Power
Figure 2 for An Ensemble Learning Approach for In-situ Monitoring of FPGA Dynamic Power
Figure 3 for An Ensemble Learning Approach for In-situ Monitoring of FPGA Dynamic Power
Figure 4 for An Ensemble Learning Approach for In-situ Monitoring of FPGA Dynamic Power
Viaarxiv icon

Towards Efficient and Scalable Acceleration of Online Decision Tree Learning on FPGA

Add code
Bookmark button
Alert button
Sep 03, 2020
Zhe Lin, Sharad Sinha, Wei Zhang

Figure 1 for Towards Efficient and Scalable Acceleration of Online Decision Tree Learning on FPGA
Figure 2 for Towards Efficient and Scalable Acceleration of Online Decision Tree Learning on FPGA
Figure 3 for Towards Efficient and Scalable Acceleration of Online Decision Tree Learning on FPGA
Figure 4 for Towards Efficient and Scalable Acceleration of Online Decision Tree Learning on FPGA
Viaarxiv icon

FP-Stereo: Hardware-Efficient Stereo Vision for Embedded Applications

Add code
Bookmark button
Alert button
Jul 01, 2020
Jieru Zhao, Tingyuan Liang, Liang Feng, Wenchao Ding, Sharad Sinha, Wei Zhang, Shaojie Shen

Figure 1 for FP-Stereo: Hardware-Efficient Stereo Vision for Embedded Applications
Figure 2 for FP-Stereo: Hardware-Efficient Stereo Vision for Embedded Applications
Figure 3 for FP-Stereo: Hardware-Efficient Stereo Vision for Embedded Applications
Figure 4 for FP-Stereo: Hardware-Efficient Stereo Vision for Embedded Applications
Viaarxiv icon