Alert button
Picture for Xinyu Niu

Xinyu Niu

Alert button

Algorithm and Hardware Co-design for Reconfigurable CNN Accelerator

Add code
Bookmark button
Alert button
Nov 24, 2021
Hongxiang Fan, Martin Ferianc, Zhiqiang Que, He Li, Shuanglong Liu, Xinyu Niu, Wayne Luk

Figure 1 for Algorithm and Hardware Co-design for Reconfigurable CNN Accelerator
Figure 2 for Algorithm and Hardware Co-design for Reconfigurable CNN Accelerator
Figure 3 for Algorithm and Hardware Co-design for Reconfigurable CNN Accelerator
Figure 4 for Algorithm and Hardware Co-design for Reconfigurable CNN Accelerator
Viaarxiv icon

High-Performance FPGA-based Accelerator for Bayesian Neural Networks

Add code
Bookmark button
Alert button
May 12, 2021
Hongxiang Fan, Martin Ferianc, Miguel Rodrigues, Hongyu Zhou, Xinyu Niu, Wayne Luk

Figure 1 for High-Performance FPGA-based Accelerator for Bayesian Neural Networks
Figure 2 for High-Performance FPGA-based Accelerator for Bayesian Neural Networks
Figure 3 for High-Performance FPGA-based Accelerator for Bayesian Neural Networks
Figure 4 for High-Performance FPGA-based Accelerator for Bayesian Neural Networks
Viaarxiv icon

Deep Neural Network Approximation for Custom Hardware: Where We've Been, Where We're Going

Add code
Bookmark button
Alert button
Jan 21, 2019
Erwei Wang, James J. Davis, Ruizhe Zhao, Ho-Cheung Ng, Xinyu Niu, Wayne Luk, Peter Y. K. Cheung, George A. Constantinides

Figure 1 for Deep Neural Network Approximation for Custom Hardware: Where We've Been, Where We're Going
Figure 2 for Deep Neural Network Approximation for Custom Hardware: Where We've Been, Where We're Going
Figure 3 for Deep Neural Network Approximation for Custom Hardware: Where We've Been, Where We're Going
Figure 4 for Deep Neural Network Approximation for Custom Hardware: Where We've Been, Where We're Going
Viaarxiv icon

Towards Efficient Convolutional Neural Network for Domain-Specific Applications on FPGA

Add code
Bookmark button
Alert button
Sep 04, 2018
Ruizhe Zhao, Ho-Cheung Ng, Wayne Luk, Xinyu Niu

Figure 1 for Towards Efficient Convolutional Neural Network for Domain-Specific Applications on FPGA
Figure 2 for Towards Efficient Convolutional Neural Network for Domain-Specific Applications on FPGA
Figure 3 for Towards Efficient Convolutional Neural Network for Domain-Specific Applications on FPGA
Figure 4 for Towards Efficient Convolutional Neural Network for Domain-Specific Applications on FPGA
Viaarxiv icon