Alert button
Picture for S. R. Nandakumar

S. R. Nandakumar

Alert button

Hardware-aware training for large-scale and diverse deep learning inference workloads using in-memory computing-based accelerators

Add code
Bookmark button
Alert button
Feb 16, 2023
Malte J. Rasch, Charles Mackin, Manuel Le Gallo, An Chen, Andrea Fasoli, Frederic Odermatt, Ning Li, S. R. Nandakumar, Pritish Narayanan, Hsinyu Tsai, Geoffrey W. Burr, Abu Sebastian, Vijay Narayanan

Figure 1 for Hardware-aware training for large-scale and diverse deep learning inference workloads using in-memory computing-based accelerators
Figure 2 for Hardware-aware training for large-scale and diverse deep learning inference workloads using in-memory computing-based accelerators
Figure 3 for Hardware-aware training for large-scale and diverse deep learning inference workloads using in-memory computing-based accelerators
Figure 4 for Hardware-aware training for large-scale and diverse deep learning inference workloads using in-memory computing-based accelerators
Viaarxiv icon

AnalogNets: ML-HW Co-Design of Noise-robust TinyML Models and Always-On Analog Compute-in-Memory Accelerator

Add code
Bookmark button
Alert button
Nov 10, 2021
Chuteng Zhou, Fernando Garcia Redondo, Julian Büchel, Irem Boybat, Xavier Timoneda Comas, S. R. Nandakumar, Shidhartha Das, Abu Sebastian, Manuel Le Gallo, Paul N. Whatmough

Figure 1 for AnalogNets: ML-HW Co-Design of Noise-robust TinyML Models and Always-On Analog Compute-in-Memory Accelerator
Figure 2 for AnalogNets: ML-HW Co-Design of Noise-robust TinyML Models and Always-On Analog Compute-in-Memory Accelerator
Figure 3 for AnalogNets: ML-HW Co-Design of Noise-robust TinyML Models and Always-On Analog Compute-in-Memory Accelerator
Figure 4 for AnalogNets: ML-HW Co-Design of Noise-robust TinyML Models and Always-On Analog Compute-in-Memory Accelerator
Viaarxiv icon

Supervised Learning in Spiking Neural Networks with Phase-Change Memory Synapses

Add code
Bookmark button
Alert button
May 28, 2019
S. R. Nandakumar, Irem Boybat, Manuel Le Gallo, Evangelos Eleftheriou, Abu Sebastian, Bipin Rajendran

Figure 1 for Supervised Learning in Spiking Neural Networks with Phase-Change Memory Synapses
Figure 2 for Supervised Learning in Spiking Neural Networks with Phase-Change Memory Synapses
Figure 3 for Supervised Learning in Spiking Neural Networks with Phase-Change Memory Synapses
Figure 4 for Supervised Learning in Spiking Neural Networks with Phase-Change Memory Synapses
Viaarxiv icon